Part Number Hot Search : 
13BRA 0015453 A122L SBL10 2N3109 MC74AC09 DP368 MS4208L6
Product Description
Full Text Search
 

To Download ISL6414IRZ-TK Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ESIG EW D F OR N T E DED STITU M MEN RECO Data LE SUB 6412 OT SIB Sheet ISL N POS UCT: P R OD
(R)
NS
ISL6414
August 2004 FN9128.1
Triple Output, Low-Noise LDO Regulator with Integrated Reset Circuit
The ISL6414 is an ultra low noise triple output LDO regulator with microprocessor reset circuit and is optimized for powering wireless chip sets. The IC accepts an input voltage range of 3.0V to 3.6V and provides three regulated output voltages: 1.8V (LDO1), 2.84V (LDO2), and another ultra clean 2.84V (LDO3). On chip logic provides sequencing between LDO1 and LDO2 for BBP/MAC and I/O supply voltage outputs. LDO3 features ultra low noise that does not typically exceed 30V RMS to aid VCO stability. High integration and the thin Quad Flat No-lead (QFN) package makes ISL6414 an ideal choice to power many of today's small form factor industry standard wireless cards, such as PCMCIA, mini-PCI and Cardbus-32. The ISL6414 uses an internal PMOS transistor as the pass device. The SHDN pin controls LDO1 and LDO2 outputs whereas SHDN3 controls LDO3 output. Internal voltage sequencing insures that LDO1 output (1.8V supply) is always stabilized before LDO2 is turned on. When powering down, power to the LDO2 is removed before the LDO1 output goes off. The ISL6414 also integrates RESET function, which eliminates the need for additional RESET IC required in WLAN applications. The IC asserts a RESET signal whenever the VIN supply voltage drops below a preset threshold, keeping it asserted for at least 25ms after VIN has risen above the reset threshold. An output fault detection circuit indicates loss of regulation on LDO1. Other features include an overcurrent protection, thermal shutdown and reverse battery protection.
Features
* Small DC/DC Converter Size - Three LDOs and RESET Circuitry in a Low-Profile 4x4mm QFN Package * High Output Current - LDO1, 1.8V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500mA - LDO2, 2.84V. . . . . . . . . . . . . . . . . . . . . . . . . . . . 300mA - LDO3, 2.84V. . . . . . . . . . . . . . . . . . . . . . . . . . . . 200mA * Ultra-Low Dropout Voltage - LDO2, 2.84V. . . . . . . . . . . . . . . 125mV (typ.) at 300mA - LDO3, 2.84V. . . . . . . . . . . . . . . 100mV (typ.) at 200mA * Ultra-Low Output Voltage Noise - <30VRMS (typ.) for LDO3 (VCO Supply) * Stable with Smaller Ceramic Output Capacitors * Voltage Sequencing for BBP/MAC and Analog Supplies * Extensive Protection and Monitoring Features - Overcurrent and short circuit protection - Thermal shutdown - Reverse battery protection - FAULT indicator * Logic-Controlled Dual Shutdown Pins * Integrated Microprocessor Reset Circuit - Programmable Reset Delay - Complimentary Reset Outputs * Proven Reference Design for Total WLAN System Solution * QFN Package Option - Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Product Outline - Near Chip-Scale Package Footprint Improves PCB Efficiency and Is Thinner in Profile * Pb-Free Plus Anneal Available (RoHS Compliant)
Ordering Information
PART NUMBER ISL6414IR ISL6414IR-T5K ISL6414IR-TK ISL6414IRZ (Note) ISL6414IRZ-TK (Note) TEMP. RANGE (C) -40 to +85 PACKAGE 16 Ld QFN PKG. DWG. # L16.4x4 L16.4x4 L16.4x4 L16.4x4 L16.4x4
16 Ld QFN Tape and Reel 16 Ld QFN Tape and Reel -40 to +85 16 Ld QFN (Pb-free)
Applications
* PRISM(R) 3, PRISM GTTM, and PRISM WWR Chipsets * WLAN Cards - PCMCIA, Cardbus32, MiniPCI Cards - Compact Flash Cards * Hand-Held Instruments
16 Ld QFN Tape and Reel (Pb-free)
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2003-2005. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.
ISL6414 Pinout
ISL6414 (QFN) TOP VIEW
RESET FAULT VIN 14 VIN 13 12 11 10 9 5 OUT3 6 CC3 7 GND3 8 GND OUT1 CC1 OUT2 CC2
16 RESET CT SHDN SHDN3 1 2 3 4
15
Typical Application Schematic
+3.3V VIN + C8 3.3F 14 VIN 13 VIN 16 15
RESET
FAULT
+1.8V VOUT1 +2.84V VOUT2
C7 0.01F
1 2 3 4
RESET CT SHDN SHDN3
ISL6414
12 OUT1 11 CC1 10 OUT2 9 CC2 C4 0.033F C3 0.033F C2 3.3F C1 3.3F
+2.84V VOUT3 C5 3.3F
5 6 7
8 E E
2
OUT3 CC3 GND3 GND C6 0.033F
ISL6414 Functional Block Diagram
Gm VIN 13
VIN + LDO1 BAND GAP REF. 1.2V OUT1
14
12
WINDOW COMP
CC1 Gm THERMAL SHUT DOWN 150C + LDO2 15 FAULT OUT2
11
VIN
10
VIN CONTROL LOGIC Gm
CC2
9
3
SHDN + OUT3 5
4
SHDN3
LDO3
ENABLES 2 CT
16
RESET
RESET CC3 6
1
RESET
8
GND
POR
POR
GND3
7
3
ISL6414
Absolute Maximum Ratings (Note 1)
VIN, SHDN/SHDN3 to GND/GND3 . . . . . . . . . . . . . . . -7.0V to 7.0V SET, CC, FAULT to GND/GND3 . . . . . . . . . . . . . . . . . -0.3V to 7.0V Output Current (Continuous) LDO1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500mA LDO2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 300mA LDO3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200mA ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1
Thermal Information
Thermal Resistance (Typical Notes 2, 3) JA (C/W) JC (C/W) QFN Package. . . . . . . . . . . . . . . . . . . . 46 8.0 Maximum Junction Temperature (Plastic Package) . -55C to 150C Maximum Storage Temperature Range . . . . . . . . . . . -65C to 150C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300C Operating Temperature Range . . . . . . . . . . . . . . . . . . -40C to 85C
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES: 1. All voltages are with respect to GND. 2. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. 3. For JC, the "case temp" location is the center of the exposed metal pad on the package underside. See Tech Brief TB379.
Electrical Specifications
PARAMETER GENERAL SPECIFICATIONS VIN Voltage Range (Note 7) Operating Supply Current Shutdown Supply Current SHDN/SHDN3 Input Threshold
VIN = +3.3V, Compensation Capacitor = 33nF, TA = 25C, Unless Otherwise Noted. TEST CONDITIONS MIN TYP MAX UNITS
3.0 IOUT = 0mA SHDN/SHDN3 = GND VIH, VIN = 3V to 3.6V VIL, VIN = 3V to 3.6V 2.0 145 COUT = 10F, VOUT = 90% of final value Rising 75mV Hysteresis 2.2
3.3 600 5 150 20 120 2.45
3.6 850 15 0.4 0.25 160 2.65
V A A V V V C C s V
FAULT Output Low Voltage Thermal Shutdown Temperature (Note 6) Thermal Shutdown Hysteresis Start-up Time Input Undervoltage Lockout (Note 6) LDO1 SPECIFICATIONS Output Voltage (VOUT1) Output Voltage Accuracy Line Regulation Load Regulation Maximum Output Current (IOUT1) (Note 6) Output Current Limit (Note 6) Output Voltage Noise LDO2 SPECIFICATIONS Output Voltage (VOUT2) Output Voltage Accuracy Maximum Output Current (IOUT2) (Note 6) Output Current Limit (Note 6) Dropout Voltage (Note 4) Line Regulation Load Regulation
ISINK = 2mA
IOUT = 10mA VIN = 3.0V to 3.6V, IOUT = 10mA IOUT = 10mA to 500mA -1.5 -0.15 -1.5 500 0.55 10Hz < f < 100kHz, COUT = 4.7F, IOUT = 50mA -
1.8 0.0 0.6 115
1.5 0.15 1.5 1.0 -
V % %/V % mA A VRMS
IOUT = 10mA VIN = 3.6V -1.5 300 330 IOUT = 300mA VIN = 3.0V to 3.6V, IOUT = 10mA IOUT = 10mA to 300mA -0.15 -
2.84 770 125 0.0 0.2
1.5 220 0.15 1.0
V % mA mA mV %/V %
4
ISL6414
Electrical Specifications
PARAMETER Output Voltage Noise VIN = +3.3V, Compensation Capacitor = 33nF, TA = 25C, Unless Otherwise Noted. (Continued) TEST CONDITIONS 10Hz < f < 100kHz, IOUT = 10mA COUT = 2.2F COUT = 10F LDO3 SPECIFICATIONS Output Voltage (VOUT3) Output Voltage Accuracy Maximum Output Current (IOUT3) (Note 6) Output Current Limit (Note 6) Dropout Voltage (Note 4) Line Regulation Load Regulation Output Voltage Noise IOUT = 200mA VIN = 3.0V to 3.6V, IOUT = 10mA IOUT = 10mA to 200mA 10Hz < f < 100kHz, IOUT = 10mA COUT = 2.2F COUT = 10F RESET BLOCK SPECIFICATIONS RESET Threshold RESET Threshold Hysteresis (Note 6) VIN to RESET Delay RESET/RESET Active Timeout Period (Notes 5,6) FAULT Rising Threshold Falling Threshold NOTES: 4. Specifications at -40C are guaranteed by design/characterization, not production tested. 5. The dropout voltage is defines as VIN - VOUT, when VOUT is 50mV below the value of VOUT for VIN = VOUT + 0.5V. 6. The RESET time is linear with CT at a slope of 2.5ms/nF. Thus, at 10nF (0.01F) the RESET time is 25ms; at 100nF (0.1F) the RESET time would be 250ms. 7. Guaranteed by design, not production tested. 8. LDO1 is guaranteed by design to be within regulation at 2.7V minimum input voltage. % of VOUT % of VOUT 5.0 -5.0 5.5 -5.5 6.0 -5.0 % % VCC = VTH to VTH - 100mV 2.564 6.3 25 2.630 20 2.696 V mV s ms 30 20 VRMS VRMS IOUT = 10mA VIN = 3.6V -1.5 200 250 -0.15 2.84 400 100 0.0 0.2 1.5 200 0.15 1.0 V % mA mA mV %/V % 65 60 VRMS VRMS MIN TYP MAX UNITS
Typical Performance Curves
0.140 0.120 0.100 VD (V) 0.080 0.060 0.040 0.020 0.000 0.00 0.05 0.10 0.15 0.20 IO (Amps) 0.25 0.30 VD (V) 0.100 0.090 0.080 0.070 0.060 0.050 0.040 0.030 0.020 0.010 0.000 0.00 0.05 0.10 IO (Amps) 0.15 0.30
FIGURE 1. LD02 DROPOUT VOLTAGE
FIGURE 2. LD03 DROPOUT VOLTAGE
5
ISL6414 Typical Performance Curves
(Continued)
OUTPUT VOLTAGE (mV)
OUTPUT VOLTAGE (mV)
20 0
VOUT = 1.8V LOAD = 50mA
20 0
VOUT = 2.84V LOAD = 50mA
INPUT VOLTAGE (V)
4 INPUT VOLTAGE (V) TIME (1ms/DIV)
4
3
3
TIME (1ms/DIV)
FIGURE 3. LINE TRANSIENT RESPONSE (VOUT1)
FIGURE 4. LINE TRANSIENT RESPONSE (VOUT2)
OUTPUT VOLTAGE (mV)
VOUT = 2.84V 20 0 LOAD = 50mA
OUTPUT VOLTAGE DEVIATION (mV)
10 5 0
VOUT = 1.8V VIN = 3.3V
INPUT VOLTAGE (V)
4 LOAD CURRENT (mA) TIME (1ms/DIV) 100
3
0
TIME (2ms/DIV)
FIGURE 5. LINE TRANSIENT RESPONSE (VOUT3)
FIGURE 6. LOAD TRANSIENT RESPONSE (VOUT1)
OUTPUT VOLTAGE DEVIATION (mV)
OUTPUT VOLTAGE DEVIATION (mV)
10 5 0
VOUT = 2.84V VIN = 3.3V
10 5 0
VOUT = 2.84V VIN = 3.3V
LOAD CURRENT (mA)
100
LOAD CURRENT (mA) TIME (2ms/DIV)
100
0
0
TIME (2ms/DIV)
FIGURE 7. LOAD TRANSIENT RESPONSE (VOUT2)
FIGURE 8. LOAD TRANSIENT RESPONSE (VOUT3)
6
ISL6414 Typical Performance Curves
1.2 LOAD REGULATION (%) LOAD REGULATION (%) -15 10 35 TEMPERATURE (C) 60 85
(Continued)
1.6 1.5 1.4 1.3 1.2 1.1 1 -40
1.1
1
0.9
0.8 -40
-15
10 35 TEMPERATURE (C)
60
85
FIGURE 9. LD01 LOAD REGULATION vs TEMPERATURE
FIGURE 10. LD02 LOAD REGULATION vs TEMPERATURE
1.4 LINE REGULATION (%/V) -15 10 35 TEMPERATURE (C) 60 85 LOAD REGULATION (%) 1.3 1.2 1.1 1 0.9 0.8 -40
0.04 0.03 0.02 0.01 0 -0.01 -0.02 -0.03 -0.04 -0.05 -40 -15 10 35 TEMPERATURE (C) 60 85
FIGURE 11. LD03 LOAD REGULATION vs TEMPERATURE
FIGURE 12. LD01 LINE REGULATION vs TEMPERATURE
0 LINE REGULATION (%/V) LINE REGULATION (%/V) -0.01 -0.02 -0.03 -0.04 -0.05 -0.06 -40
0 -0.002 -0.004 -0.006 -0.008 -0.001 -0.012 -0.014 -15 10 35 TEMPERATURE (C) 60 85 -0.016 -40 -15 10 35 TEMPERATURE (C) 60 85
FIGURE 13. LD02 LINE REGULATION vs TEMPERATURE
FIGURE 14. LD03 LINE REGULATION vs TEMPERATURE
7
ISL6414 Typical Performance Curves
8.3 OPERATING CURRENT (A) 8.25 8.2 8.15 8.1 8.05 8 -40 OPERATING CURRENT (A) -15 10 35 TEMPERATURE (C) 60 85
(Continued)
720 710 700 690 680 670 660 650 640 630 620 610 -40 -15 10 35 TEMPERATURE (C) 60 85
FIGURE 15. SHUTDOWN CURRENT vs TEMPERATURE
FIGURE 16. OPERATING CURRENT vs TEMPERATURE
180 DROPOUT VOLTAGE (mV) 160 140 120 100 80 60 40 20 0 -40 -15 10 35 TEMPERATURE (C) 60 85 DROPOUT (mV)
100 90 80 70 60 50 40 30 20 10 0 -40 -10 25 85
TEMPERATURE (C)
FIGURE 17. LD02 DROPOUT VOLTAGE vs TEMPERATURE
FIGURE 18. LD03 DROPOUT VOLTAGE vs TEMPERATURE
0 -10 -20 PSRR (dB) VOLTAGE (V) -30 -40 -50 -60 -70 -80 0.01 TIME (s) 0.1 1 10 100 1000 FREQUENCY (kHz)
FIGURE 19. SHUTDOWN vs RESET and FAULT
FIGURE 20. POWER SUPPLY REJECTION RATIO vs FREQUENCY
8
ISL6414 Pin Descriptions
OUT1 - This pin is the output for LDO1. Bypass with a minimum of 2.2F, low ESR capacitor to GND for stable operation. VIN - Supply input pins. Connect to input power source. Bypass with 2.2F capacitor to GND. Both VIN pins must be tied together on the PC board, close to the IC. GND - Ground pin for LDO1 and LDO2. CC1 - Compensation Capacitor for LDO1. Connect a 0.033F capacitor from CC1 to GND. SHDN - Shutdown input for LDO1 and LDO2. Connect to IN for normal operation. Drive SHDN pin LOW to turn off LDO1 and LDO2. OUT2 - This pin is the output for LDO2. Bypass with a minimum of 2.2F, low ESR capacitor to GND for stable operation. CT - Timing pin for the RESET circuit pulse width. CC2 - Compensation capacitor for LDO2. Connect a 0.033F capacitor from CC2 to GND. OUT3 - This pin is output for LDO3. Bypass with a minimum of 2.2F, low ESR capacitor to GND3 for stable operation. GND3 - Ground pin for LDO3. CC3 - Compensation capacitor for LDO3. Connect a 0.033F capacitor from CC3 to GND3. SHDN3 - Shutdown input for LDO3. Connect to VIN for normal operation. Drive SHDN3 pin LOW to turn off LDO3. FAULT - This is the power good indicator for LDO1. When the 1.8V output is out of regulation (>5%, typ.), this pin goes LOW. This pin also goes LOW during thermal shutdown and any overcurrent event on LDO1. Connect this pin to GND, if unused. This pin remains HIGH in the shutdown mode, as controlled by the SHDN pin (refer to Figure 19). RESET - This pin is the active-LOW output of the push-pull output stage of the integrated reset supervisory circuit. The reset circuit monitors VIN and asserts a RESET output at this pin, if VIN falls below the RESET threshold. The RESET output remains LOW, while the VIN pin voltage is below the reset threshold, and for at least 25ms, after VIN rises above the RESET threshold. RESET - This pin is the active-HIGH output of the push-pull output stage of the integrated reset supervisory circuit. The reset circuit monitors VIN and asserts a RESET output at this pin, if VIN falls below the RESET threshold. The RESET output remains HIGH, while the VIN pin voltage is below the RESET threshold, and for at least 25ms, after VIN rises above the RESET threshold.
Functional Description
The ISL6414 is a 3-in-1 multi-output, low dropout, regulator designed for wireless chipset power applications. It supplies three fixed output voltages 1.8V, 2.84V and 2.84V. The 1.8V output from LDO1 remains active down to a VIN = 2.7V (min.), ensuring proper BBP/MAC operation. Each LDO consists of a 1.2V reference, error amplifier, MOSFET driver, P-Channel pass transistor, dual-mode comparator and internal feedback voltage divider. The 1.2V band gap reference is connected to the error amplifier's inverting input. The error amplifier compares this reference to the selected feedback voltage and amplifies the difference. The MOSFET driver reads the error signal and applies the appropriate drive to the P-Channel pass transistor. If the feedback voltage is lower then the reference voltage, the pass transistor gate is pulled lower, allowing more current to pass and increasing the output voltage. If the feedback voltage is higher then the reference voltage, the pass transistor gate is driven higher, allowing less current to pass to the output. The output voltage is fed back through an internal resistor divider connected to OUT1/2/3 pins. Additional blocks include an output overcurrent protection, reverse battery protection, thermal sensor, fault detector, RESET function and shutdown logic.
Internal P-Channel Pass Transistors
The ISL6414 features a typical 0.5 rDS(ON) P-channel MOSFET pass transistors. This provides several advantages over similar designs using PNP bipolar pass transistors. The P-Channel MOSFET requires no base drive, which reduces quiescent current considerably. PNP based regulators waste considerable current in dropout when the pass transistor saturates. They also use high base drive currents under large loads. The ISL6414 does not suffer from these problems.
Integrated RESET for MAC/ Baseband Processors
The ISL6414 includes a microprocessor supervisory block. This block eliminates the extra RESET IC and external components needed in wireless chipset applications. This block performs a single function; it asserts a RESET signal whenever the VIN supply voltage decreases below a preset threshold, keeping it asserted for a programmable time (set by external capacitor CT) after the VIN pin voltage has risen above the RESET threshold. The push pull output stage of the reset circuit provides both an active-Low and an active-HIGH output. This function is guaranteed to be in the correct state for VIN down to 1V. The reset comparator is designed to ignore transients on the VIN pin. The RESET threshold for ISL6414 is 2.63V typical. In addition to issuing a reset to the microprocessor during power-up, power down and brownout conditions, this block is relatively immune to short duration, negative-going VIN transients/glitches.
9
ISL6414
Output Voltages
The ISL6414 provides fixed output voltages for use in Wireless Chipset applications. Internal trimmed resistor networks set the typical output voltages as shown here: VOUT1 = 1.8V; VOUT2 = 2.84V; VOUT3 = 2.84V. The ISL6414 package features an exposed thermal pad on its underside. This pad lowers the thermal resistance of the package by providing a direct heat conduction path from the die to the PC board. Additionally, the ISL6414's ground (GND/GND3) performs the dual function of providing an electrical connection to system ground and channeling heat away. Connect the exposed backside pad and GND to the system ground using a large pad or ground plane, or through multiple vias to the ground plane layer.
Shutdown
Driving the SHDN input LOW puts both LDO1 and LDO2 in shutdown mode. Driving the SHDN3 input LOW puts LDO3 in shutdown mode. Pulling the SHDN and SHDN3 pins LOW simultaneously, puts the complete chip into shutdown mode, and supply current drops to 5A typical. Both SHDN and SHDN3 inputs have internal pull-up resistors, so that in normal operation the outputs are always enabled; external pull-up resistors are not required. During shutdown mode using the SHDN pin, the FAULT output will remain HIGH (refer to Figure 19).
Reverse Input Protection
The ISL6414 has a unique protection scheme that limits the reverse supply current to less than 1mA when VIN falls below GND. The circuitry monitors the polarity of these two pins, disconnecting the internal circuitry and parasitic diodes when the applied voltage is reversed. This feature prevents the device from overheating and damaging an improperly installed input supply.
Current Limit
The ISL6414 monitors and controls the pass transistor's gate voltage to limit the output current. The current limit for LDO1 is 550mA, LDO2 is 330mA and LDO3 is 250mA. The output can be shorted to ground without damaging the part due to the current limit and thermal protection features.
Integrator Circuitry
The ISL6414 uses an external 33nF compensation capacitor for minimizing load and line regulation errors and for lowering output noise. When the output voltage shifts due to varying load current or input voltage, the integrator capacitor voltage is raised or lowered to compensate for the systematic offset at the error amplifier. Compensation is limited to 5% to minimize transient overshoot when the device goes out of dropout, current limit, or thermal shutdown.
Thermal Overload Protection
Thermal overload protection limits total power dissipation in the ISL6414. When the junction temperature (TJ) exceeds +150C, the thermal sensor sends a signal to the shutdown logic, turning off the pass transistor and allowing the IC to cool. The pass transistor turns on again after the IC's junction temperature typically cools by 20C, resulting in a pulsed output during continuous thermal overload conditions. Thermal overload protection protects the ISL6414 against fault conditions. For continuous operation, do not exceed the absolute maximum junction temperature rating of +150C.
Fault-Detection Circuitry
The FAULT pin monitors LDO1 output regulation, as well as fault conditions such as current limit and thermal shutdown. The FAULT output goes LOW, if the LDO1 output is out of regulation by 5.5% (typ.). During shutdown mode using the SHDN pin, the FAULT output will remain HIGH (refer to Figure 19).
Operating Region and Power Dissipation
The maximum power dissipation of ISL6414 depends on the thermal resistance of the IC package and circuit board, the temperature difference between the die junction and ambient air, and the rate of air flow. The power dissipated in the device is: PT = P1 + P2 + P3, where P1 = IOUT1 (VIN - VOUT1) P2 = IOUT2 (VIN - VOUT2) P3 = IOUT3 (VIN- VOUT3) The maximum power dissipation is: Pmax = (TJMAX - TA)/JA Where TJMAX = 150C, TA = ambient temperature, and JA is the thermal resistance from the junction to the surrounding environment. 10
Applications Information
Capacitor Selection and Regulator Stability
Capacitors are required at the ISL6414's input and output for stable operation over the entire load range and the full temperature range. Use >1F capacitor at the input of ISL6414. The input capacitor lowers the source impedance of the input supply. Larger capacitor values and lower ESR provides better PSRR and line transient response. The input capacitor must be located at a distance of not more then 0.5 inches from the VIN pins of the IC and returned to a clean analog ground. Any good quality ceramic or tantalum can be used as an input capacitor. The output capacitor must meet the requirements of minimum amount of capacitance and ESR for all three LDO's. The ISL6414 is specifically designed to work with small ceramic output capacitors. The output capacitor's ESR affects stability and output noise. Use an output capacitor with an ESR of
ISL6414
50m or less to insure stability and optimum transient response. For stable operation, a ceramic capacitor whose value is minimum 3.3F is recommended for VOUT1 for 300mA output current and 2.2F is recommended for VOUT2 and VOUT3 each at 200mA load current. There is no upper limit to the output capacitor value. Larger capacitor can reduce noise and improve load transient response, stability and PSRR. The output capacitor should be located very close to VOUT pins to minimize impact of PC board inductances and should be returned to a clean analog ground.
Noise, PSSR and Transient Response
The ISL6414 is designed to operate with low dropout voltages and low quiescent current while still maintaining good noise, transient response, and AC rejection. When operating from noisy sources, improved supply-noise rejection and transient response can be achieved by increasing the values of the input and output bypass capacitors and through passive filtering techniques. The ISL6414 load transient response graph is presented in application note AN1080. Increasing the output capacitor value and decreasing the ESR attenuates the overshoot.
Input-Output (Dropout) Voltage
A regulator's minimum input-output voltage differential (or dropout voltage) determines the lowest usable supply voltage. In battery-powered systems, this determines the useful endof-life battery voltage. Because the ISL6414 uses a P-channel MOSFET pass transistor, its dropout voltage is a function of rDS(ON) (typically 0.5) multiplied by the load current.
11
ISL6414 Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP)
L16.4x4
16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220-VGGC ISSUE C) MILLIMETERS SYMBOL A A1 A2 A3 b D D1 D2 E E1 E2 e k L L1 N Nd Ne P 0.25 0.50 1.95 1.95 0.23 MIN 0.80 NOMINAL 0.90 0.20 REF 0.28 4.00 BSC 3.75 BSC 2.10 4.00 BSC 3.75 BSC 2.10 0.65 BSC 0.60 16 4 4 0.60 12 0.75 0.15 2.25 2.25 0.35 MAX 1.00 0.05 1.00 NOTES 9 9 5, 8 9 7, 8 9 7, 8 8 10 2 3 3 9 9 Rev. 5 5/04 NOTES: 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. 2. N is the number of terminals. 3. Nd and Ne refer to the number of terminals on each D and E. 4. All dimensions are in millimeters. Angles are in degrees. 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. 9. Features and dimensions A2, A3, D1, E1, P & are present when Anvil singulation method is used and not present for saw singulation. 10. Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm.
All Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 12


▲Up To Search▲   

 
Price & Availability of ISL6414IRZ-TK

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X